About JJCIT
Contact
Submit an Article
Login
ISSN 2415-1076 (online) / ISSN 2413-9351 (print)
Home
Journal Boards
Call for Papers
Instructions for Authors
Submission
Archives
Call for SI
NEWS
Call for Papers (CFP): Special Issue on Applications of Generative AI
Home
/
Search for: Mesh topology
A PARALLEL PIPELINED PACKET SWITCH ARCHITECTURE FOR MESH-CONNECTED MULTIPROCESSORS WITH INDEPENDENTLY ROUTED FLITS
(Received: 2019-04-27, Revised: 2019-06-30 , Accepted: 2019-07-22)
Jamil Al-Azzeh,Mohammed Agmal,Igor Zotov
#Multiprocessor
#Mesh topology
#Packet switching
#Input-queued switch
#FIFO-buffer
#Flit
#Pipelining
#Through-put.
Views
: 4076
Downloads
: 1028
DOI
: 10.5455/jjcit.71-1556375171
Cited by
: 1
Abstract
DISTRIBUTED MUTUAL INTER-UNIT TEST METHOD FOR D-DIMENSIONAL MESH-CONNECTED MULTIPROCESSORS WITH ROUND-ROBIN COLLISION RESOLUTION
(Received: 2018-10-16, Revised: 2018-11-23 , Accepted: 2018-12-08)
Jamil Al-Azzeh
#Multiprocessors
#VLSI
#Mesh topology
#Reliability
#Testability
#Self-test
#Mutual inter-unit test.
Views
: 3742
Downloads
: 993
DOI
: 10.5455/jjcit.71-1539688899
Cited by
: 1
Abstract
IMPROVED TESTABILITY METHOD FOR MESHCONNECTED VLSI MULTIPROCESSORS
(Received: 2018-02-04, Revised: 27-Mar.-2018 and 16-Apr.-2018 , Accepted: 2018-04-25)
Jamil Al-Azzeh
#Fault tolerance
#Testability
#Built-in self-test
#Mutual inter-unit test
#Majority operator
#Mesh-connected VLSI multiprocessors
Views
: 3770
Downloads
: 943
DOI
: 10.5455/jjcit.71-1517646258
Cited by
: 1
Abstract
No More Papers
Aims & Scope
Editorial Board
Publishing Schedule
Open Access Policy
Peer-Review Process
Publication Ethics and Malpractice Statement
Copyright and Access
Publisher, Management and Funding
JJCIT is indexed in
Scopus
ESCI
DOAJ
CrossRef
BASE
ACADEMIA
WorldCat
Google Scholar
ScienceGate
Get monthly updates and free resources
Subscribe